--//*****************************************************************************
--//
--// lm3s6730_ra2_lqfp_v1p1.bsdl - Boundary Scan Description Language (BSDL) file
--// for the Texas Instruments LM3S6730 Stellaris microcontroller.
--//
--// Version 1.0 - 01/19/2010 - Initial Release of BSDL entity
--// - LM3S6730, Revision A2, 100-pin LQFP
--//
--// Version 1.1 - 07/14/2010 - Added MDIO to the Boundary Scan Chain
--//
--//
--// Copyright (c) 2010 Texas Instruments, Inc. All rights reserved.
--//
--// Software License Agreement
--//
--// Texas Instruments, Inc. (TI) is supplying this software for use solely and
--// exclusively on TI's Stellaris Family of microcontroller products.
--//
--// The software is owned by TI and/or its suppliers, and is protected under
--// applicable copyright laws. All rights are reserved. Any use in violation
--// of the foregoing restrictions may subject the user to criminal sanctions
--// under applicable laws, as well as to civil liability for the breach of the
--// terms and conditions of this license.
--//
--// THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
--// OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
--// MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
--// LMI SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
--// CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
--//
--//*****************************************************************************
entity LM3S6730 is generic (PHYSICAL_PIN_MAP : string := "LQFP_100");
port ( CMOD0: in bit;
CMOD1: in bit;
ERBIAS: linkage bit;
GND: linkage bit_vector(0 to 12);
GNDA: linkage bit_vector(0 to 1);
GNDPHY: linkage bit_vector(0 to 2);
LDO: linkage bit;
MDIO: inout bit;
NC: linkage bit_vector(0 to 3);
OSC0: linkage bit;
OSC1: linkage bit;
PA0_U0Rx: inout bit;
PA1_U0Tx: inout bit;
PA2_SSI0Clk: inout bit;
PA3_SSI0Fss: inout bit;
PA4_SSI0Rx: inout bit;
PA5_SSI0Tx: inout bit;
PA6_CCP1: inout bit;
PA7: inout bit;
PB0_CCP0: inout bit;
PB1_CCP2: inout bit;
PB2: inout bit;
PB3: inout bit;
PB4: inout bit;
PB5: inout bit;
PB6: inout bit;
PC4: inout bit;
PC5: inout bit;
PC6_CCP3: inout bit;
PC7: inout bit;
PD0: inout bit;
PD1: inout bit;
PD2: inout bit;
PD3: inout bit;
PD4: inout bit;
PD5: inout bit;
PD6: inout bit;
PD7_C0o: inout bit;
PE0: inout bit;
PE1: inout bit;
PE2: inout bit;
PE3: inout bit;
PE4: inout bit;
PE5: inout bit;
PE6_C1o: inout bit;
PE7: inout bit;
PF0: inout bit;
PF1: inout bit;
PF2_LED1: inout bit;
PF3_LED0: inout bit;
PG0: inout bit;
PG1: inout bit;
RST: in bit;
RXIN: linkage bit;
RXIP: linkage bit;
TCK: in bit;
TDI: in bit;
TDO: out bit;
TMS: in bit;
TRST: in bit;
TXON: linkage bit;
TXOP: linkage bit;
VCCPHY: linkage bit_vector(0 to 2);
VDD: linkage bit_vector(0 to 8);
VDD25: linkage bit_vector(0 to 3);
VDDA: linkage bit_vector(0 to 1);
XTALNPHY: linkage bit;
XTALPPHY: linkage bit
);
use STD_1149_1_1994.all; -- Get Std 1149.1-1994 attributes and definitions
attribute COMPONENT_CONFORMANCE of LM3S6730 : entity is "STD_1149_1_1993";
attribute PIN_MAP of LM3S6730 : entity is PHYSICAL_PIN_MAP;
constant LQFP_100: PIN_MAP_STRING :=
"PE7: 1, " &
"PE6_C1o: 2, " &
"PE5: 5, " &
"PE4: 6, " &
"LDO: 7, " &
"PD0: 10, " &
"PD1: 11, " &
"PD2: 12, " &
"PD3: 13, " &
"XTALPPHY: 16, " &
"XTALNPHY: 17, " &
"PG1: 18, " &
"PG0: 19, " &
"PC7: 22, " &
"PC6_CCP3: 23, " &
"PC5: 24, " &
"PC4: 25, " &
"PA0_U0Rx: 26, " &
"PA1_U0Tx: 27, " &
"PA2_SSI0Clk: 28, " &
"PA3_SSI0Fss: 29, " &
"PA4_SSI0Rx: 30, " &
"PA5_SSI0Tx: 31, " &
"PA6_CCP1: 34, " &
"PA7: 35, " &
"RXIN: 37, " &
"RXIP: 40, " &
"ERBIAS: 41, " &
"TXOP: 43, " &
"TXON: 46, " &
"PF0: 47, " &
"OSC0: 48, " &
"OSC1: 49, " &
"MDIO: 58, " &
"PF3_LED0: 59, " &
"PF2_LED1: 60, " &
"PF1: 61, " &
"RST: 64, " &
"CMOD0: 65, " &
"PB0_CCP0: 66, " &
"PB1_CCP2: 67, " &
"PB2: 70, " &
"PB3: 71, " &
"PE0: 72, " &
"PE1: 73, " &
"PE2: 74, " &
"PE3: 75, " &
"CMOD1: 76, " &
"TDO: 77, " &
"TDI: 78, " &
"TMS: 79, " &
"TCK: 80, " &
"TRST: 89, " &
"PB6: 90, " &
"PB5: 91, " &
"PB4: 92, " &
"PD4: 95, " &
"PD5: 96, " &
"PD6: 99, " &
"PD7_C0o: 100, " &
"GND: ( 9, 15, 21, 33, 39, 45, 54, 57, 63, 69, 82, 87, 94 ), " &
"GNDA: ( 4, 97 ), " &
"GNDPHY: ( 42, 85, 86 ), " &
"NC: ( 50, 51, 52, 53 ), " &
"VCCPHY: ( 36, 83, 84 ), " &
"VDD: ( 8, 20, 32, 44, 55, 56, 68, 81, 93 ), " &
"VDD25: ( 14, 38, 62, 88 ), " &
"VDDA: ( 3, 98 ) " ;
attribute TAP_SCAN_RESET of TRST : signal is true;
attribute TAP_SCAN_CLOCK of TCK : signal is (10.0e6, BOTH);
attribute TAP_SCAN_MODE of TMS : signal is true;
attribute TAP_SCAN_IN of TDI : signal is true;
attribute TAP_SCAN_OUT of TDO : signal is true;
attribute INSTRUCTION_LENGTH of LM3S6730 : entity is 4;
attribute INSTRUCTION_OPCODE of LM3S6730 : entity is
"EXTEST (0000)," &
"INTEST (0001)," &
"SAMPLE (0010)," &
"BYPASS (0011)," &
"BYPASS (0100)," &
"BYPASS (0101)," &
"BYPASS (0110)," &
"BYPASS (0111)," &
"ABORT (1000)," &
"BYPASS (1001)," &
"DPACC (1010)," &
"APACC (1011)," &
"BYPASS (1100)," &
"BYPASS (1101)," &
"IDCODE (1110)," &
"BYPASS (1111)";
attribute INSTRUCTION_CAPTURE of LM3S6730 : entity is "0001";
attribute IDCODE_REGISTER of LM3S6730 : entity is
"0011" & -- Version (Fourth Revision)
"1011101000000000" & -- Part number (ARM Cortex M3)
"01000111011" & -- Manufacturer Identity (ARM)
"1"; -- Mandatory LSB
-- IDCODE = 3BA00477
attribute INSTRUCTION_PRIVATE of LM3S6730 : entity is
"ABORT, DPACC, APACC"; -- ARM Debug Access Port Instructions
attribute BOUNDARY_LENGTH of LM3S6730 : entity is 129;
attribute BOUNDARY_REGISTER of LM3S6730 : entity is
-- num cell port function safe [ ccell disval rslt ]
-- --- ---- -------------- -------- ---- ------ ------ ------
" 0 (BC_4, CMOD1, CLOCK, X ), " &
" 1 (BC_1, *, CONTROL, 1 ), " &
" 2 (BC_1, PE3, OUTPUT3, X , 1, 1, Z ), " &
" 3 (BC_1, PE3, INPUT, X ), " &
" 4 (BC_1, *, CONTROL, 1 ), " &
" 5 (BC_1, PE2, OUTPUT3, X , 4, 1, Z ), " &
" 6 (BC_1, PE2, INPUT, X ), " &
" 7 (BC_1, *, CONTROL, 1 ), " &
" 8 (BC_1, PE1, OUTPUT3, X , 7, 1, Z ), " &
" 9 (BC_1, PE1, INPUT, X ), " &
" 10 (BC_1, *, CONTROL, 1 ), " &
" 11 (BC_1, PE0, OUTPUT3, X , 10, 1, Z ), " &
" 12 (BC_1, PE0, INPUT, X ), " &
" 13 (BC_1, *, CONTROL, 1 ), " &
" 14 (BC_1, PB3, OUTPUT3, X , 13, 1, Z ), " &
" 15 (BC_1, PB3, INPUT, X ), " &
" 16 (BC_1, *, CONTROL, 1 ), " &
" 17 (BC_1, PB2, OUTPUT3, X , 16, 1, Z ), " &
" 18 (BC_1, PB2, INPUT, X ), " &
" 19 (BC_1, *, CONTROL, 1 ), " &
" 20 (BC_1, PB1_CCP2, OUTPUT3, X , 19, 1, Z ), " &
" 21 (BC_1, PB1_CCP2, INPUT, X ), " &
" 22 (BC_1, *, CONTROL, 1 ), " &
" 23 (BC_1, PB0_CCP0, OUTPUT3, X , 22, 1, Z ), " &
" 24 (BC_1, PB0_CCP0, INPUT, X ), " &
" 25 (BC_4, CMOD0, CLOCK, X ), " &
" 26 (BC_4, RST, CLOCK, X ), " &
" 27 (BC_1, *, CONTROL, 1 ), " &
" 28 (BC_1, PF1, OUTPUT3, X , 27, 1, Z ), " &
" 29 (BC_1, PF1, INPUT, X ), " &
" 30 (BC_1, *, CONTROL, 1 ), " &
" 31 (BC_1, PF2_LED1, OUTPUT3, X , 30, 1, Z ), " &
" 32 (BC_1, PF2_LED1, INPUT, X ), " &
" 33 (BC_1, *, CONTROL, 1 ), " &
" 34 (BC_1, PF3_LED0, OUTPUT3, X , 33, 1, Z ), " &
" 35 (BC_1, PF3_LED0, INPUT, X ), " &
" 36 (BC_1, *, CONTROL, 1 ), " &
" 37 (BC_1, MDIO, OUTPUT3, X , 36, 1, Z ), " &
" 38 (BC_1, MDIO, INPUT, X ), " &
" 39 (BC_1, *, CONTROL, 1 ), " &
" 40 (BC_1, PF0, OUTPUT3, X , 39, 1, Z ), " &
" 41 (BC_1, PF0, INPUT, X ), " &
" 42 (BC_1, *, CONTROL, 1 ), " &
" 43 (BC_1, PA7, OUTPUT3, X , 42, 1, Z ), " &
" 44 (BC_1, PA7, INPUT, X ), " &
" 45 (BC_1, *, CONTROL, 1 ), " &
" 46 (BC_1, PA6_CCP1, OUTPUT3, X , 45, 1, Z ), " &
" 47 (BC_1, PA6_CCP1, INPUT, X ), " &
" 48 (BC_1, *, CONTROL, 1 ), " &
" 49 (BC_1, PA5_SSI0Tx, OUTPUT3, X , 48, 1, Z ), " &
" 50 (BC_1, PA5_SSI0Tx, INPUT, X ), " &
" 51 (BC_1, *, CONTROL, 1 ), " &
" 52 (BC_1, PA4_SSI0Rx, OUTPUT3, X , 51, 1, Z ), " &
" 53 (BC_1, PA4_SSI0Rx, INPUT, X ), " &
" 54 (BC_1, *, CONTROL, 1 ), " &
" 55 (BC_1, PA3_SSI0Fss, OUTPUT3, X , 54, 1, Z ), " &
" 56 (BC_1, PA3_SSI0Fss, INPUT, X ), " &
" 57 (BC_1, *, CONTROL, 1 ), " &
" 58 (BC_1, PA2_SSI0Clk, OUTPUT3, X , 57, 1, Z ), " &
" 59 (BC_1, PA2_SSI0Clk, INPUT, X ), " &
" 60 (BC_1, *, CONTROL, 1 ), " &
" 61 (BC_1, PA1_U0Tx, OUTPUT3, X , 60, 1, Z ), " &
" 62 (BC_1, PA1_U0Tx, INPUT, X ), " &
" 63 (BC_1, *, CONTROL, 1 ), " &
" 64 (BC_1, PA0_U0Rx, OUTPUT3, X , 63, 1, Z ), " &
" 65 (BC_1, PA0_U0Rx, INPUT, X ), " &
" 66 (BC_1, *, CONTROL, 1 ), " &
" 67 (BC_1, PC4, OUTPUT3, X , 66, 1, Z ), " &
" 68 (BC_1, PC4, INPUT, X ), " &
" 69 (BC_1, *, CONTROL, 1 ), " &
" 70 (BC_1, PC5, OUTPUT3, X , 69, 1, Z ), " &
" 71 (BC_1, PC5, INPUT, X ), " &
" 72 (BC_1, *, CONTROL, 1 ), " &
" 73 (BC_1, PC6_CCP3, OUTPUT3, X , 72, 1, Z ), " &
" 74 (BC_1, PC6_CCP3, INPUT, X ), " &
" 75 (BC_1, *, CONTROL, 1 ), " &
" 76 (BC_1, PC7, OUTPUT3, X , 75, 1, Z ), " &
" 77 (BC_1, PC7, INPUT, X ), " &
" 78 (BC_1, *, CONTROL, 1 ), " &
" 79 (BC_1, PG0, OUTPUT3, X , 78, 1, Z ), " &
" 80 (BC_1, PG0, INPUT, X ), " &
" 81 (BC_1, *, CONTROL, 1 ), " &
" 82 (BC_1, PG1, OUTPUT3, X , 81, 1, Z ), " &
" 83 (BC_1, PG1, INPUT, X ), " &
" 84 (BC_1, *, CONTROL, 1 ), " &
" 85 (BC_1, PD3, OUTPUT3, X , 84, 1, Z ), " &
" 86 (BC_1, PD3, INPUT, X ), " &
" 87 (BC_1, *, CONTROL, 1 ), " &
" 88 (BC_1, PD2, OUTPUT3, X , 87, 1, Z ), " &
" 89 (BC_1, PD2, INPUT, X ), " &
" 90 (BC_1, *, CONTROL, 1 ), " &
" 91 (BC_1, PD1, OUTPUT3, X , 90, 1, Z ), " &
" 92 (BC_1, PD1, INPUT, X ), " &
" 93 (BC_1, *, CONTROL, 1 ), " &
" 94 (BC_1, PD0, OUTPUT3, X , 93, 1, Z ), " &
" 95 (BC_1, PD0, INPUT, X ), " &
" 96 (BC_1, *, CONTROL, 1 ), " &
" 97 (BC_1, PE4, OUTPUT3, X , 96, 1, Z ), " &
" 98 (BC_1, PE4, INPUT, X ), " &
" 99 (BC_1, *, CONTROL, 1 ), " &
" 100 (BC_1, PE5, OUTPUT3, X , 99, 1, Z ), " &
" 101 (BC_1, PE5, INPUT, X ), " &
" 102 (BC_1, *, CONTROL, 1 ), " &
" 103 (BC_1, PE6_C1o, OUTPUT3, X , 102, 1, Z ), " &
" 104 (BC_1, PE6_C1o, INPUT, X ), " &
" 105 (BC_1, *, CONTROL, 1 ), " &
" 106 (BC_1, PE7, OUTPUT3, X , 105, 1, Z ), " &
" 107 (BC_1, PE7, INPUT, X ), " &
" 108 (BC_1, *, CONTROL, 1 ), " &
" 109 (BC_1, PD7_C0o, OUTPUT3, X , 108, 1, Z ), " &
" 110 (BC_1, PD7_C0o, INPUT, X ), " &
" 111 (BC_1, *, CONTROL, 1 ), " &
" 112 (BC_1, PD6, OUTPUT3, X , 111, 1, Z ), " &
" 113 (BC_1, PD6, INPUT, X ), " &
" 114 (BC_1, *, CONTROL, 1 ), " &
" 115 (BC_1, PD5, OUTPUT3, X , 114, 1, Z ), " &
" 116 (BC_1, PD5, INPUT, X ), " &
" 117 (BC_1, *, CONTROL, 1 ), " &
" 118 (BC_1, PD4, OUTPUT3, X , 117, 1, Z ), " &
" 119 (BC_1, PD4, INPUT, X ), " &
" 120 (BC_1, *, CONTROL, 1 ), " &
" 121 (BC_1, PB4, OUTPUT3, X , 120, 1, Z ), " &
" 122 (BC_1, PB4, INPUT, X ), " &
" 123 (BC_1, *, CONTROL, 1 ), " &
" 124 (BC_1, PB5, OUTPUT3, X , 123, 1, Z ), " &
" 125 (BC_1, PB5, INPUT, X ), " &
" 126 (BC_1, *, CONTROL, 1 ), " &
" 127 (BC_1, PB6, OUTPUT3, X , 126, 1, Z ), " &
" 128 (BC_1, PB6, INPUT, X ) " ;
end LM3S6730;